### **Datapath & Control**

Readings: 4.1-4.4



Datapath: System for performing operations on data, plus memory access.

Control: Control the datapath in response to instructions.

### **Simple CPU**

Develop complete CPU for subset of instruction set

Memory: LDUR, STUR



Branch: B



Conditional Branch: CBZ



Arithmetic: ADD, SUB



Most other instructions similar

### **Execution Cycle**



#### **Processor Overview**

#### **Overall Dataflow**

PC fetches instructions

Instructions select operand registers, ALU immediate values

ALU computes values

Load/Store addresses computed in ALU

Result goes to register file or Data memory



### **RTL & Processor Design**

#### Convert instructions to Register Transfer Level (RTL) specification

$$RegA = RegB + RegC;$$

RTL specifies required interconnection of units, control

Math unit example:

(add): A = A + B; I++;

(hold): A = A; I++;

(mult): A = A \* B: I++;

(init): A = Din; I++;

A

I

### **Instruction Fetch**





#### **Add/Subtract RTL**

Add instruction: ADD Rd, Rn, Rm

Subtract instruction: SUB Rd, Rn, Rm



# **Add/Subtract Datapath**





### **Load RTL**

Load Instruction: LDUR Rd, [Rn, DAddr9]

| 31 30 29 28 27 26 25 24 23 22 21 | 20 19 18 17 16 15 14 13 12 | 11 10 09 08 07 06 05 | 04 03 02 01 00 |
|----------------------------------|----------------------------|----------------------|----------------|
| Opcode                           | DAddr9                     | 00 Rn                | Rd             |

# Datapath + Load





79

### **Store RTL**

Store Instruction: STUR Rd, [Rn, DAddr9]

| 31 30 29 28 27 26 25 24 23 22 21 | 20 19 18 17 16 15 14 13 12 | 11 10 09 08 07 06 05 | 04 03 02 01 00 |
|----------------------------------|----------------------------|----------------------|----------------|
| Opcode                           | DAddr9                     | 00 Rn                | Rd             |

### **Datapath + Store**





81

#### **Branch RTL**

Branch Instruction: B BrAddr26



### **Datapath + Branch**



#### **Conditional Branch RTL**

Conditional Branch Instruction: CBZ Rd, CondAddr19



### **Datapath + Conditional Branch**



#### **Control**

Identify control points for pieces of datapath

Instruction Fetch Unit

**ALU** 

Memories

Datapath muxes

Etc.

Use RTL for determine per-instruction control assignments

### **Complete Datapath**



# **Control Signals**

| Opcode[31:26]<br>Opcode[25:21] | 100010<br>11000 | 110010<br>11000 | 111110<br>00010 | 111110<br>00000 | 000101<br>xxxxx | 101101<br>00xxx |
|--------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|                                | ADD             | SUB             | LDUR            | STUR            | В               | CBZ             |
|                                |                 |                 |                 |                 |                 |                 |
|                                |                 |                 |                 |                 |                 |                 |
|                                |                 |                 |                 |                 |                 |                 |
|                                |                 |                 |                 |                 |                 |                 |
|                                |                 |                 |                 |                 |                 |                 |
|                                |                 |                 |                 |                 |                 |                 |
|                                |                 |                 |                 |                 |                 |                 |
|                                |                 |                 |                 |                 |                 |                 |

#### **ADD Control**



#### **SUB Control**



#### **LDUR Control**



#### **STUR Control**



#### **B** Control



#### **CBZ** Control



#### **Advanced: Exceptions**

Exception = unusual event in processor
Arithmetic overflow, divide by zero, ...
Call an undefined instruction
Hardware failure
I/O device request (called an "interrupt")



#### Approaches

Make software test for exceptional events when they may occur ("polling")

Have hardware detect these events & react:

Save state (Exception Program Counter, protect the GPRs, note cause)

Call Operating System

If (undef\_instr) PC = C0000000

If (overflow) PC = C0000020

If (I/O) PC = C0000040

. . .

### **Performance of Single-Cycle Machine**

Instr. Memory

PC

CPI? ADD, SUB mux Reg Read mux Instr. Memory **ALU** mux Reg Setup **LDUR** Reg Read PC Instr. Memory **ALU** Data Memory mux Reg Setup STUR Instr. Memory Reg Read Data Memory **ALU** CBZ mux Reg Read mux PC Instr. Memory **ALU** mux В

Adder mux

#### **Reducing Cycle Time**

Cut combinational dependency graph and insert register / latch Do same work in two fast cycles, rather than one slow one



### **Pipelined Processor Overview**

Divide datapath into multiple stages

